

## PADRE CONCEIÇÃO COLLEGE OF ENGINEERING

## Verna - Goa

## First Year of Engineering

## **Internal Test-II**

**Semester & Scheme:** I (RC 2019- 20) **Date:** 13/02/2021

**Course:** FE130 Basic Electrical and Electronics Engineering **Time:** 10:00 am- 12:00 noon

Course Instructor: Shivani Lotlikar Max Marks: 25

*Instructions:* All questions are compulsory. Assume missing data, if any and justify.

| Q. No  | Questions  Questions                                                                                                                                                                                                             | Marks | <u>CO</u> | <u>CL</u> |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------|
| Q1. a. | <b>Draw</b> a neat labelled block diagram of Nuclear Power Plant.                                                                                                                                                                | [2]   | FE130.1   | CL1       |
| b.     | <ul><li>Explain the function of following blocks</li><li>i) Coal and ash handling unit</li><li>ii) Photovoltaic cells</li><li>iii) Penstock.</li></ul>                                                                           | [3]   | FE130.1   | CL2       |
| Q2.    | <b>Explain</b> with a neat diagram the Output Characteristics of common base configuration of npn type bipolar junction transistor.                                                                                              | [5]   | FE130.3   | CL2       |
| Q3.    | <b>Explain</b> with neat diagram the construction and working of n-channel junction field effect transistor.                                                                                                                     | [5]   | FE130.3   | CL2       |
| Q4.    | <b>Find</b> the range of input voltages for which the Zener diode circuit shown in figure below maintains 28 V across a 1.5 k $\Omega$ load, assuming that series resistance R = 200 $\Omega$ and Zener current rating is 22 mA? | [5]   | FE130.4   | CL3       |



Q5. For a fixed bias network shown below, **determine** the following: [5] FE130.4 CL3

 $\begin{array}{cccc} (i) \ I_{BQ} & & (ii) \ I_{CQ} & & (iii) \ V_{CEQ} & & (iv) \ V_{BC} \\ (v) \ I_{CSat} & & (vi) \ V_{C} & & (vii) \ V_{E} & & (viii) \ V_{B} \end{array}$ 

